Please use this identifier to cite or link to this item: http://hdl.handle.net/1942/31576
Title: A Combined Interface and Border Trap Model for High-Mobility Substrate Metal-Oxide-Semiconductor Devices Applied to In0.53Ga0.47As and InP Capacitors
Authors: BRAMMERTZ, Guy 
Alian, Alireza
Lin, Dennis Han-Chung
MEURIS, Marc 
Caymax, Matty
Wang, W. -E.
Issue Date: 2011
Publisher: IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Source: IEEE TRANSACTIONS ON ELECTRON DEVICES, 58 (11) , p. 3890 -3897
Abstract: By taking into account simultaneously the effects of border traps and interface states, the authors model the alternating current capacitance-voltage (C-V) behavior of high-mobility substrate metal-oxide-semiconductor (MOS) capacitors. The results are validated with the experimental In0.53Ga0.47As/high-kappa and InP/high-kappa (C-V) curves. The simulated C-V and conductance-voltage (G-V) curves reproduce comprehensively the experimentally measured capacitance and conductance data as a function of bias voltage and measurement frequency, over the full bias range going from accumulation to inversion and full frequency spectra from 100 Hz to 1 MHz. The interface state densities of In0.53Ga0.47As and InP MOS devices with various high-kappa dielectrics, together with the corresponding border trap density inside the high-kappa oxide, were derived accordingly. The derived interface state densities are consistent to those previously obtained with other measurement methods. The border traps, distributed over the thickness of the high-kappa oxide, show a large peak density above the two semiconductor conduction band minima. The total density of border traps extracted is on the order of 10(19) cm(-3). Interface and border trap distributions for InP and In0.53Ga0.47As interfaces with high-. oxides show remarkable similarities on an energy scale relative to the vacuum reference.
Notes: Brammertz, G (corresponding author), Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium.
Keywords: Admittance spectroscopy;capacitance-voltage (C-V) simulation;InGaAs;InP;metal-oxide-semiconductor (MOS);TRANSISTOR;AL2O3
Document URI: http://hdl.handle.net/1942/31576
ISSN: 0018-9383
e-ISSN: 1557-9646
DOI: 10.1109/TED.2011.2165725
ISI #: WOS:000296099400031
Category: A1
Type: Journal Contribution
Appears in Collections:Research publications

Show full item record

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.