Please use this identifier to cite or link to this item: http://hdl.handle.net/1942/31585
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSimoen, Eddy-
dc.contributor.authorLin, Dennis Han-Chung-
dc.contributor.authorAlian, A.-
dc.contributor.authorBRAMMERTZ, Guy-
dc.contributor.authorMerckling, C.-
dc.contributor.authorMitard, J.-
dc.contributor.authorClaeys, Cor-
dc.date.accessioned2020-08-06T07:14:55Z-
dc.date.available2020-08-06T07:14:55Z-
dc.date.issued2013-
dc.date.submitted2020-07-31T14:47:22Z-
dc.identifier.citationIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 13 (4) , p. 444 -455-
dc.identifier.urihttp://hdl.handle.net/1942/31585-
dc.description.abstractThe aim of this review paper is to describe the impact of so-called border traps (BTs) in high-k gate oxides on the operation and reliability of high-mobility channel transistors. First, a brief summary of the physics of BTs will be given, describing the charge trapping and release in terms of the elastic tunneling model. It will be also pointed out how information on the BT properties can be extracted from popular measurement techniques such as low-frequency (1/f) noise and variable-frequency charge pumping. In the next two parts, the impact of BTs on metal-oxide-semiconductor structures fabricated on Ge or III-V channel materials is outlined, with particular emphasis on the development of novel or adapted measurement techniques such as AC transconductance dispersion or trap spectroscopy by charge injection and sensing. Finally, the effect of BTs on the operation and reliability of high-mobility channel MOSFETs is discussed. It is also shown that the density of BTs is closely linked to the quality or defectivity of the high-k gate stack, indicating room for improvement by optimization of processing or by implementation of a suitable bulk-oxide defect passivation step.-
dc.description.sponsorshipimec Core Partners within the frame of the Ge/III-V Advanced Devices Program. This work was supported by imec Core Partners within the frame of the Ge/III-V Advanced Devices Program.-
dc.language.isoen-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subject.otherBorder traps-
dc.subject.othergermanium channel-
dc.subject.otherhigh-k oxide-
dc.subject.otherlow-frequency noise-
dc.subject.otherIII-V channel-
dc.subject.otherLOW-FREQUENCY NOISE-
dc.subject.otherRANDOM TELEGRAPH SIGNAL-
dc.subject.otherOXIDE-SEMICONDUCTOR TRANSISTORS-
dc.subject.otherFIELD-EFFECT TRANSISTORS-
dc.subject.other1/F NOISE-
dc.subject.otherINTERFACE STATES-
dc.subject.otherELECTRICAL NOISE-
dc.subject.otherMETAL GATE-
dc.subject.otherMOSFETS-
dc.subject.otherTRANSIENT-
dc.titleBorder Traps in Ge/III–V Channel Devices: Analysis and Reliability Aspects-
dc.typeJournal Contribution-
dc.identifier.epage455-
dc.identifier.issue4-
dc.identifier.spage444-
dc.identifier.volume13-
local.bibliographicCitation.jcatA1-
dc.description.notesSimoen, E (corresponding author), IMEC, Kapeldreef 75, B-3001 Louvain, Belgium.-
dc.description.notessimoen@imec.be-
local.publisher.place445 HOES LANE, PISCATAWAY, NJ 08855-4141 USA-
local.type.refereedRefereed-
local.type.specifiedArticle-
dc.identifier.doi10.1109/TDMR.2013.2275917-
dc.identifier.isiWOS:000328049700003-
dc.contributor.orcidMerckling, Clement/0000-0003-3084-2543; Brammertz,-
dc.contributor.orcidGuy/0000-0003-1404-7339-
dc.identifier.eissn-
dc.identifier.eissn1558-2574-
local.provider.typewosris-
local.uhasselt.uhpubno-
local.description.affiliation[Simoen, Eddy; Lin, Dennis Han-Chung; Alian, A.; Brammertz, G.; Merckling, C.; Mitard, J.; Claeys, Cor] IMEC, B-3001 Louvain, Belgium.-
local.description.affiliation[Claeys, Cor] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Louvain, Belgium.-
item.fulltextNo Fulltext-
item.contributorSimoen, Eddy-
item.contributorLin, Dennis Han-Chung-
item.contributorAlian, A.-
item.contributorBRAMMERTZ, Guy-
item.contributorMerckling, C.-
item.contributorMitard, J.-
item.contributorClaeys, Cor-
item.fullcitationSimoen, Eddy; Lin, Dennis Han-Chung; Alian, A.; BRAMMERTZ, Guy; Merckling, C.; Mitard, J. & Claeys, Cor (2013) Border Traps in Ge/III–V Channel Devices: Analysis and Reliability Aspects. In: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 13 (4) , p. 444 -455.-
item.accessRightsClosed Access-
crisitem.journal.issn1530-4388-
crisitem.journal.eissn1558-2574-
Appears in Collections:Research publications
Show simple item record

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.