Please use this identifier to cite or link to this item:
http://hdl.handle.net/1942/31608
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Benbakhti, B. | - |
dc.contributor.author | Ayubi-Moak, J. S. | - |
dc.contributor.author | Kalna, K. | - |
dc.contributor.author | Lin, D. | - |
dc.contributor.author | Hellings, G. | - |
dc.contributor.author | BRAMMERTZ, Guy | - |
dc.contributor.author | De Meyer, K. | - |
dc.contributor.author | Thayne, I. | - |
dc.contributor.author | Asenov, A. | - |
dc.date.accessioned | 2020-08-06T12:54:42Z | - |
dc.date.available | 2020-08-06T12:54:42Z | - |
dc.date.issued | 2010 | - |
dc.date.submitted | 2020-08-06T09:21:15Z | - |
dc.identifier.citation | MICROELECTRONICS RELIABILITY, 50 (3) , p. 360 -364 | - |
dc.identifier.uri | http://hdl.handle.net/1942/31608 | - |
dc.description.abstract | The effect of interface state trap density, D(it), on the current-voltage characteristics of four recently proposed III-V MOSFET architectures: a surface channel device, a flat-band implant-free HEMT-like device with delta-doping below the channel, a buried channel design with delta-doping, and implant-free quantum-well HEMT-like structure with no delta-doping, has been investigated using TCAD simulation tools. We have developed a methodology to include arbitrary energy distributions of interface states into the input simulation decks and analysed their impact on subthreshold characteristics and drive current. The distributions of interface states having high density tails that extend to the conduction band can significantly impact the subthreshold performance in both the surface channel design and the implant-free quantum-well HEMT-like structure with no delta-doping. Furthermore, the same distributions have little or no impact on the performance of both flat-band implant-free and buried channel architectures which operate around the midgap. (C) 2009 Elsevier Ltd. All rights reserved. | - |
dc.description.sponsorship | This work is funded by FP7 Project No. 214579 DUALLOGIC andEPSRC Grant EP/F002610/1 ‘‘III–V MOSFETs for ultimate CMOS”. | - |
dc.language.iso | en | - |
dc.publisher | PERGAMON-ELSEVIER SCIENCE LTD | - |
dc.rights | 2009 Elsevier Ltd. All rights reserved | - |
dc.subject.other | ENHANCEMENT-MODE | - |
dc.subject.other | GAAS | - |
dc.subject.other | MOBILITY | - |
dc.subject.other | BENCHMARKING | - |
dc.subject.other | DIELECTRICS | - |
dc.subject.other | TRANSISTOR | - |
dc.title | Impact of interface state trap density on the performance characteristics of different III–V MOSFET architectures | - |
dc.type | Journal Contribution | - |
dc.identifier.epage | 364 | - |
dc.identifier.issue | 3 | - |
dc.identifier.spage | 360 | - |
dc.identifier.volume | 50 | - |
local.bibliographicCitation.jcat | A1 | - |
dc.description.notes | Benbakhti, B (corresponding author), Univ Glasgow, Dept Elect & Elect Engn, Glasgow G12 8LT, Lanark, Scotland. | - |
dc.description.notes | brahim@elec.gla.ac.uk | - |
local.publisher.place | THE BOULEVARD, LANGFORD LANE, KIDLINGTON, OXFORD OX5 1GB, ENGLAND | - |
local.type.refereed | Refereed | - |
local.type.specified | Article | - |
dc.identifier.doi | 10.1016/j.microrel.2009.11.017 | - |
dc.identifier.isi | WOS:000275993100008 | - |
dc.contributor.orcid | Kalna, Karol/0000-0002-6333-9189; Brammertz, Guy/0000-0003-1404-7339 | - |
dc.identifier.eissn | - | |
local.provider.type | wosris | - |
local.uhasselt.uhpub | no | - |
local.description.affiliation | [Benbakhti, B.; Ayubi-Moak, J. S.; Kalna, K.; Thayne, I.; Asenov, A.] Univ Glasgow, Dept Elect & Elect Engn, Glasgow G12 8LT, Lanark, Scotland. | - |
local.description.affiliation | [Lin, D.; Hellings, G.; Brammertz, G.; De Meyer, K.] IMEC, B-3001 Louvain, Belgium. | - |
local.description.affiliation | [Hellings, G.; De Meyer, K.] Univ Louvain, Ass Sect ESAT INSYS, B-3001 Louvain, Belgium. | - |
item.accessRights | Restricted Access | - |
item.fullcitation | Benbakhti, B.; Ayubi-Moak, J. S.; Kalna, K.; Lin, D.; Hellings, G.; BRAMMERTZ, Guy; De Meyer, K.; Thayne, I. & Asenov, A. (2010) Impact of interface state trap density on the performance characteristics of different III–V MOSFET architectures. In: MICROELECTRONICS RELIABILITY, 50 (3) , p. 360 -364. | - |
item.fulltext | With Fulltext | - |
item.contributor | Benbakhti, B. | - |
item.contributor | Ayubi-Moak, J. S. | - |
item.contributor | Kalna, K. | - |
item.contributor | Lin, D. | - |
item.contributor | Hellings, G. | - |
item.contributor | BRAMMERTZ, Guy | - |
item.contributor | De Meyer, K. | - |
item.contributor | Thayne, I. | - |
item.contributor | Asenov, A. | - |
crisitem.journal.issn | 0026-2714 | - |
crisitem.journal.eissn | 1872-941X | - |
Appears in Collections: | Research publications |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
1-s2.0-S002627140900417X-main.pdf Restricted Access | Published version | 730 kB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.