Please use this identifier to cite or link to this item:
http://hdl.handle.net/1942/31631
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Loo, R. | - |
dc.contributor.author | Wang, G. | - |
dc.contributor.author | Souriau, L. | - |
dc.contributor.author | Lin, J. C. | - |
dc.contributor.author | Takeuchi, S. | - |
dc.contributor.author | BRAMMERTZ, Guy | - |
dc.contributor.author | Caymax, M. | - |
dc.date.accessioned | 2020-08-10T12:47:02Z | - |
dc.date.available | 2020-08-10T12:47:02Z | - |
dc.date.issued | 2010 | - |
dc.date.submitted | 2020-08-06T08:09:47Z | - |
dc.identifier.citation | Journal of the Electrochemical Society, 157 (1) , p. H13 -H21 | - |
dc.identifier.uri | http://hdl.handle.net/1942/31631 | - |
dc.description.abstract | Further improving complementary metal oxide semiconductor performance beyond the 22 nm generation likely requires the use of high mobility channel materials, such as Ge for p-type metal oxide semiconductor (pMOS) and III/V for n-type metal oxide semiconductor devices. The complementary integration of both materials on Si substrates can be realized with selective epitaxial growth. We present two fabrication schemes for Ge virtual substrates using Si wafers with standard shallow trench isolation (STI). This reduces the fabrication cost of these virtual substrates as the complicated isolation scheme in blanket Ge can be omitted. The low topography enables integration of ultrathin high-k gate dielectrics. The fabrication schemes are also compatible with uniaxial stress techniques. Both modules include an annealing step at 850 degrees C to reduce the threading dislocation densities down to 4 x 10(8) and 1 x 10(7) cm(-2), respectively. We are able to fabricate high quality Ge virtual substrates for pMOS devices as well as suitable starting surfaces for selective epitaxial III/V growth. The latter are illustrated by preliminary results of selective epitaxial InGaAs growth on virtual Ge substrates. (C) 2009 The Electrochemical Society. [DOI: 10.1149/1.3244564] All rights reserved. | - |
dc.description.sponsorship | European Commission Joint Research Centre [214579]; IMEC core partners | - |
dc.language.iso | en | - |
dc.publisher | ELECTROCHEMICAL SOC INC | - |
dc.rights | 2009 ECS - The Electrochemical Society | - |
dc.title | High Quality Ge Virtual Substrates on Si Wafers with Standard STI Patterning | - |
dc.type | Journal Contribution | - |
dc.identifier.epage | H21 | - |
dc.identifier.issue | 1 | - |
dc.identifier.spage | H13 | - |
dc.identifier.volume | 157 | - |
local.bibliographicCitation.jcat | A1 | - |
dc.description.notes | Loo, R (corresponding author), IMEC, Kapeldreef 75, B-3001 Leuven, Belgium. | - |
dc.description.notes | roger.loo@imec.be | - |
local.publisher.place | 65 SOUTH MAIN STREET, PENNINGTON, NJ 08534 USA | - |
local.type.refereed | Refereed | - |
local.type.specified | Article | - |
dc.identifier.doi | 10.1149/1.3244564 | - |
dc.identifier.isi | WOS:000272387200077 | - |
dc.contributor.orcid | Loo, Roger/0000-0003-3513-6058; Takeuchi, Shotaro/0000-0002-3919-9083; | - |
dc.contributor.orcid | Brammertz, Guy/0000-0003-1404-7339 | - |
dc.identifier.eissn | - | |
dc.identifier.eissn | 1945-7111 | - |
local.provider.type | wosris | - |
local.uhasselt.uhpub | no | - |
local.description.affiliation | [Loo, R.; Wang, G.; Souriau, L.; Lin, J. C.; Takeuchi, S.; Brammertz, G.; Caymax, M.] IMEC, B-3001 Leuven, Belgium. | - |
local.description.affiliation | [Wang, G.] Katholieke Univ Leuven, Dept Met & Mat, B-3001 Leuven, Belgium. | - |
local.description.affiliation | [Lin, J. C.] Katholieke Univ Leuven, Dept Phys & Astron, B-3001 Leuven, Belgium. | - |
local.description.affiliation | [Souriau, L.] Katholieke Univ Leuven, Dept Nucl & Radiat Phys, B-3001 Leuven, Belgium. | - |
item.fulltext | No Fulltext | - |
item.contributor | Loo, R. | - |
item.contributor | Wang, G. | - |
item.contributor | Souriau, L. | - |
item.contributor | Lin, J. C. | - |
item.contributor | Takeuchi, S. | - |
item.contributor | BRAMMERTZ, Guy | - |
item.contributor | Caymax, M. | - |
item.fullcitation | Loo, R.; Wang, G.; Souriau, L.; Lin, J. C.; Takeuchi, S.; BRAMMERTZ, Guy & Caymax, M. (2010) High Quality Ge Virtual Substrates on Si Wafers with Standard STI Patterning. In: Journal of the Electrochemical Society, 157 (1) , p. H13 -H21. | - |
item.accessRights | Closed Access | - |
crisitem.journal.issn | 0013-4651 | - |
crisitem.journal.eissn | 1945-7111 | - |
Appears in Collections: | Research publications |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.