Please use this identifier to cite or link to this item: http://hdl.handle.net/1942/31652
Full metadata record
DC FieldValueLanguage
dc.contributor.authorLoo, R.-
dc.contributor.authorWang, G.-
dc.contributor.authorSouriau, L.-
dc.contributor.authorLin, J. C.-
dc.contributor.authorTakeuchi, S.-
dc.contributor.authorBRAMMERTZ, Guy-
dc.contributor.authorCaymax, M.-
dc.date.accessioned2020-08-11T10:28:46Z-
dc.date.available2020-08-11T10:28:46Z-
dc.date.issued2009-
dc.date.submitted2020-07-30T08:49:01Z-
dc.identifier.citationULSI PROCESS INTEGRATION 6, ELECTROCHEMICAL SOC INC, p. 335 -350-
dc.identifier.isbn978-1-60768-094-9-
dc.identifier.isbn978-1-56677-744-5-
dc.identifier.issn1938-5862-
dc.identifier.urihttp://hdl.handle.net/1942/31652-
dc.description.abstractFurther improving CMOS performance beyond the 22 nm generation likely requires the use of high mobility channel materials, like Ge for pMOS and III/V for nMOS devices. The complementary integration of both materials on Si substrates can be realized with selective epitaxial growth. We present two fabrication schemes for Ge virtual substrates using Si wafers with standard Shallow Trench Isolation. This reduces the fabrication cost of these virtual substrates as the complicated isolation scheme in blanket Ge can be omitted. The low topography enables integration of ultra thin high-K gate dielectrics. The fabrication schemes are also compatible with uni-axial stress techniques. Both modules include an annealing step at 850 degrees C to reduce the threading dislocation density down to 4x10(8) cm(-2) and 1x10(7) cm(-2), respectively. We are able to fabricate high quality Ge virtual substrates for pMOS devices as well as suitable starting surfaces for selective epitaxial III/V growth. The latter one will be illustrated by preliminary results of selective epitaxial InGaAs growth on virtual Ge substrates.-
dc.description.sponsorshipEuropean CommissionEuropean Commission Joint Research Centre [214579]; IMEC core partners frame of IMEC's Industrial Affiliation Program on Ge-III/ V-
dc.language.isoen-
dc.publisherELECTROCHEMICAL SOC INC-
dc.relation.ispartofseriesECS Transactions-
dc.subject.otherCHEMICAL-VAPOR-DEPOSITION-
dc.subject.otherGROWTH-
dc.subject.otherSI(001)-
dc.subject.otherLAYERS-
dc.subject.otherPERFORMANCE-
dc.subject.otherGERMANIUM-
dc.subject.otherDEVICES-
dc.titleEpitaxial Ge on Standard STI Patterned Si Wafers: High Quality Virtual Substrates for Ge pMOS and III/V nMOS-
dc.typeProceedings Paper-
dc.relation.edition7-
local.bibliographicCitation.conferencedateOCT 04-09, 2009-
local.bibliographicCitation.conferencename6th Symposium on ULSI Process Integration held at the 216th Meeting of the Electrochemical-Society-
local.bibliographicCitation.conferenceplaceVienna, AUSTRIA-
dc.identifier.epage350-
dc.identifier.spage335-
local.bibliographicCitation.jcatC1-
dc.description.notesLoo, R (corresponding author), IMEC, Kapeldreef 75, B-3001 Leuven, Belgium.-
local.publisher.place65 S MAIN ST, PENNINGTON, NJ 08534-2839 USA-
local.type.refereedRefereed-
local.type.specifiedProceedings Paper-
local.relation.ispartofseriesnr25-
dc.identifier.doi10.1149/1.3203971-
dc.identifier.isiWOS:000338102400032-
dc.contributor.orcidTakeuchi, Shotaro/0000-0002-3919-9083; Loo, Roger/0000-0003-3513-6058;-
dc.contributor.orcidBrammertz, Guy/0000-0003-1404-7339-
dc.identifier.eissn1938-6737-
local.provider.typewosris-
local.bibliographicCitation.btitleULSI PROCESS INTEGRATION 6-
local.uhasselt.uhpubno-
local.description.affiliation[Loo, R.; Wang, G.; Souriau, L.; Takeuchi, S.; Brammertz, G.; Caymax, M.] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium.-
local.description.affiliation[Loo, R.] Katholieke Univ Leuven, Dept MTM, B-3001 Heverlee, Belgium.-
local.description.affiliation[Lin, J. C.] IMEC, TSMC assignee, B-3001 Heverlee, Belgium.-
local.description.affiliation[Takeuchi, S.] Katholieke Univ Leuven, Dept Phys & Astron, B-3001 Heverlee, Belgium.-
item.fulltextNo Fulltext-
item.contributorLoo, R.-
item.contributorWang, G.-
item.contributorSouriau, L.-
item.contributorLin, J. C.-
item.contributorTakeuchi, S.-
item.contributorBRAMMERTZ, Guy-
item.contributorCaymax, M.-
item.fullcitationLoo, R.; Wang, G.; Souriau, L.; Lin, J. C.; Takeuchi, S.; BRAMMERTZ, Guy & Caymax, M. (2009) Epitaxial Ge on Standard STI Patterned Si Wafers: High Quality Virtual Substrates for Ge pMOS and III/V nMOS. In: ULSI PROCESS INTEGRATION 6, ELECTROCHEMICAL SOC INC, p. 335 -350.-
item.accessRightsClosed Access-
Appears in Collections:Research publications
Show simple item record

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.